jamesnguyen
Electrical
- Sep 6, 2010
- 49
Hi,
The SCLK of the SDR SDRAM on my layout looks like a sine wave! Its rise and fall times are so slow that there is not enough time for the required high or low timing.
There is only one SDRAM chip on the design. The clock line length is about 3 inches. I already use maximum drive strength but it's still not enough. The clock runs at 133MHz.
What else can I do?
Regards,
James
The SCLK of the SDR SDRAM on my layout looks like a sine wave! Its rise and fall times are so slow that there is not enough time for the required high or low timing.
There is only one SDRAM chip on the design. The clock line length is about 3 inches. I already use maximum drive strength but it's still not enough. The clock runs at 133MHz.
What else can I do?
Regards,
James